## MPC5748G Low Cost Evaluation Board (MPC5748G-LCEVB)

| Table Of Contents:                                    |          |  |  |
|-------------------------------------------------------|----------|--|--|
| Power - Main input and 3.3V regulator                 | Sheet 2  |  |  |
| Power - MCU Power                                     | Sheet 3  |  |  |
| Power - MCU Decoupling                                | Sheet 4  |  |  |
| Reset and JTAG                                        | Sheet 5  |  |  |
| Clocks                                                | Sheet 6  |  |  |
| MCU GPIO 1                                            | Sheet 7  |  |  |
| MCU GPIO 2                                            | Sheet 8  |  |  |
| Comms1 - CAN and LIN                                  | Sheet 9  |  |  |
| Comms 2 - FTDI RS232 Interface                        | Sheet 10 |  |  |
| Comms 3 - USB Host Interface (device footprints only) | Sheet 11 |  |  |
| Comms 4 - Ethernet (MII Mode)                         | Sheet 12 |  |  |
| Comms 5 - FlexRay                                     | Sheet 13 |  |  |
| User - Switches, LED's and Potentiometer              | Sheet 14 |  |  |
| User - GPIO Pin Matrix                                | Sheet 15 |  |  |

## **Caution:**

These schematics are provided for reference purposes only. As such, NXP does not make any warranty, implied or otherwise, as to the suitability of circuit design or component selection (type or value) used in these schematics for hardware design using the NXP MPC5748G family of Microprocessors. Customers using any part of these schematics as a basis for hardware design, do so at their own risk and NXP does not assume any liability for such a hardware design.

## Notes:

- All components and board processes are to be ROHS compliant
- All small capacitors are 0402 unless otherwise stated
- All resistors are 0603 5% 0.1w unless otherwise stated. All zero ohm links are 0603
- All connectors and headers are denoted Px and are 2.54mm pitch unless otherwise stated
- All jumpers are denoted Jx. Jumpers are 2mm pitch
- Jumper default positions are shown in the schematics. For 3 way jumpers, default is always posn 1-2. 2 Pin jumpers generally have the "source" on pin 1.
- All switches are denoted SWx
- All test points (SMT wire loop style) are denoted TPx
- Test point Vias (just through hole pads) are denoted TPVx

Signals (ports) have not been routed via busses as this makes it harder to determine where each signal goes.

User notes are given throughtout the schematics.

Specific PCB LAYOUT notes are detailed in ITALICS

## Revision Information

| Rev | Date        | Designer           | Comments                                                            |
|-----|-------------|--------------------|---------------------------------------------------------------------|
|     |             |                    |                                                                     |
| x1  | 14 Apr 2015 | Alasdair Robertson | Start of capture, Working version (256BGA)                          |
| x2  | 08 May 2015 | Alasdair Robertson | Changed to 176 QFP Package and changed periperhal Matrix            |
| х3  | 18 May 2015 | Alasdair Robertson | Changes required for initial placement                              |
| x4  | 19 May 2015 | Alasdair Robertson | Tidy Up, Replaced some "hard to source" components                  |
| x5  | 26 May 2015 | Alasdair Robertson | Renumber and Back Annoted from Layout                               |
| х6  | 27 May 2015 | Alasdair Robertson | Correction to GND on 3v3 Regulator circuit                          |
| x7  | 29 May 2015 | Alasdair Robertson | Correction to CAN Test points                                       |
| x8  | 31 May 2015 | Alasdair Robertson | Few refdes changes after layout tweaks                              |
| х9  | 01 Jun 2015 | Alasdair Robertson | Correction to user LED Refdes after re-number                       |
| x10 | 01 Jun 2015 | Alasdair Robertson | DNP Jumpers. 0 Ohm resistors added accross LIN jumpers              |
| A   | 11 Jun 2015 | Andrew MacDonald   | Prototype Manufacture Release                                       |
| AX1 | 29 Sep 2015 | Alasdair Robertson | Prodn Build changes (LIN0 default to Slave, LIN1 Master only)       |
|     |             |                    | PN Changed to MPC5748G-LCEVB                                        |
| AX2 | 26 Oct 2015 | Alasdair Robertson | Change to JTAG Pulls to meet latest RM Spec                         |
| AX3 | 29 Oct 2015 | Alasdair Robertson | Changed RV1 current limit resistor. SW4 / SW5 refdes swap           |
| AX4 | 09 Dec 2015 | Alasdair Robertson | Pull DOWN on TCLK to mitigate against STANDBY exit issue.           |
| AX5 | 20 Jan 2016 | Alasdair Robertson | Updated NXP Logos                                                   |
| В   | 12 Feb 2016 | Alasdair Robertson | Updated NXP Logos                                                   |
| B1  | 26 Aug 2016 | Karthikeyan        | The text mentioned as "Calypso" in all places updated to "MPC5748". |
|     |             |                    | Title block document number changed.                                |

3 Different test points used in design:

TPVx - Through Hole Pad small

TPHx - Through Hile Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

TPX - Surface Mount Wire Loop



1\_\_\_TP?



Automotive Microcontroller Applications
East Kilbride, Scotland

NXP General Business Use

This document contains information proprietary to NXP and shall not be used for engineering design, procurement or manufacture in whole or in part without the express written permission of NXP Semiconductors.



















 B
 SCH-28822
 PDF: SPF-28822

 Date:
 Friday, August 26, 2016
 Sheet 4 of 15

 5
 4
 3
 2
 1























Friday, August 26, 2016